Intel® Cyclone® 10 GX收发器PHY用户指南

ID 683054
日期 12/28/2017
Public
文档目录

2.3. Cyclone® 10 GX收发器协议和PHY IP支持

表 3.   Cyclone® 10 GX收发器协议和PHY IP支持
协议 收发器PHY IP Core PCS支持 收发器配置规则 协议预置
PCIe Gen2 x1, x2, x4 Native PHY IP (PIPE) core/Hard IP for PCI Express 1 Standard Gen2 PIPE PCIe PIPE Gen2 x1 2
PCIe Gen1 x1, x2, x4 Native PHY IP (PIPE) core/Hard IP for PCI Express 1 Standard Gen1 PIPE User created 3 l
1000BASE-X Gigabit Ethernet Native PHY IP core Standard GbE GIGE - 1.25 Gbps
1000BASE-X Gigabit Ethernet with 1588 Native PHY IP core Standard GbE 1588 GIGE - 1.25 Gbps 1588
10GBASE-R Native PHY IP core Enhanced 10GBASE-R 10GBASE-R Low Latency
10GBASE-R 1588 Native PHY IP core Enhanced 10GBASE-R 1588 10GBASE-R 4
40GBASE-R Native PHY IP core Enhanced Basic (Enhanced PCS) Low Latency Enhanced PCS 5
Interlaken (CEI-6G-SR and CEI-11G-SR) 6 Native PHY IP core Enhanced Interlaken

Interlaken 10x12.5Gbps

Interlaken 6x10.3Gbps

Interlaken 1x6.25Gbps

OTU-1 (2.7G) Native PHY IP core Standard Basic/Custom (Standard PCS) User created
SONET/SDH STS-192/STM-64 (10G) via SFP+/SFF-8431/CEI-11G Native PHY IP core Enhanced Basic (Enhanced PCS) User created
SONET/SDH STS-192/STM-64 (10G) via OIF SFI-5.1s/SxI-5/SFI-4.2 Native PHY IP core Enhanced Basic (Enhanced PCS) User created
SONET STS-96 (5G) via OIF SFI-5.1s Native PHY IP core Enhanced Basic/Custom (Standard PCS) SONET/SDH OC-96
SONET/SDH STS-48/STM-16 (2.5G) via SFP/TFI-5.1 Native PHY IP core Standard Basic/Custom (Standard PCS) SONET/SDH OC-48
SONET/SDH STS-12/STM-4 (0.622G) via SFP/TFI-5.1 Native PHY IP core 7 Standard Basic/Custom (Standard PCS) SONET/SDH OC-12
SD-SDI/HD-SDI/3G/6G/12G-SDI Native PHY IP core Standard Basic/Custom (Standard PCS)

HD/3G SDI NTSC/PAL

SDI multi-rate (up to 12G) RX/TX

SDI triple-rate RX

Vx1 Native PHY IP core Standard Basic/Custom (Standard PCS) User created
DisplayPort Native PHY IP core Standard Basic/Custom (Standard PCS)

DisplayPort Duplex 4 SYMBOLS PER CLOCK

DisplayPort RX 4 SYMBOLS PER CLOCK

DisplayPort TX 4 SYMBOLS PER CLOCK

1.25G/ 2.5G

10G GPON/EPON

Native PHY IP core Enhanced Basic (Enhanced PCS) User created
2.5G/1.25G GPON/EPON Native PHY IP core Standard Basic/Custom (Standard PCS) User created
8G/4G/2G/1G Fibre Channel Native PHY IP core Standard Basic/Custom (Standard PCS) User created
SDR/DDR Infiniband x1, x4, x12 Native PHY IP core Standard Basic/Custom (Standard PCS) User created
SRIO 2.2/1.3 Native PHY IP core Standard Basic/Custom with Rate Match(Standard PCS) Serial Rapid IO 1.25 Gbps
CPRI 4.1/OBSAI RP3 v4.1 Native PHY IP core Standard CPRI (Auto)/CPRI (Manual) User created 8
SAS 3.0 Native PHY IP core Enhanced Basic (Enhanced PCS) User created
SATA 3.0/2.0/1.0 and SAS 2.0/1.1/1.0 Native PHY IP core Standard Basic/Custom (Standard PCS)

SAS Gen2/Gen1.1/Gen1

SATA Gen3/Gen2/Gen1

HiGig/HiGig+/HiGig2/HiGig2+ Native PHY IP core Standard Basic/Custom (Standard PCS) User created
JESD204A / JESD204B Native PHY IP core Standard and Enhanced Basic/Custom (Standard PCS) Basic (Enhanced PCS) User created
Custom and other protocols Native PHY IP core

Standard and Enhanced

PCS Direct

Basis/Custom (Standard PCS)

Basic (Enhanced PCS)

Basic/Custom with Rate Match (Standard PCS)

PCS Direct

User created
1 Hard IP for PCI Express也可作为单独的IP core使用。
2 对于x2和x4模式,选择PCIe PIPE Gen2 x8。然后将数据通道数从8更改成4。
3

对于PCIe Gen1 x1模式,选择PCIe PIPE Gen2 x1模式。然后将收发器配置规则从Gen 2 PIPE更改为Gen 1 PIPE。

对于PCIe Gen1 x2和x4模式,选择PCIe PIPE Gen2 x8。然后将收发器配置规则从Gen2 PIPE更改为Gen1 PIPE,将数据通道数从8更改为2或4。

4

选择10GBASE-R preset。然后将收发器配置规则从10GBASE-R更改成10GBASE-R 1588。

5 要使用Low Latency Enhanced PCS preset实现40GBASE-R,请将数据通道数更改为4并选择相应的PCS-FPGA架构到PCS-PMA宽度。
6

链路训练,自动速度协商和定序器功能不包含在Native PHY IP中。在使用Native PHY IP时,用户必须创建软逻辑来实现这些功能。

在设计示例中提供了多通道绑定配置所需的发送PCS软绑定逻辑。

7 对于发送器和接收器而言,最小操作数据速率是1.0 Gbps。如果发送器数据速率低于1.0 Gbps,则必须在发送器上应用过采样(oversampling)。如果接收器数据速率低于1.0 Gbps,则必须在接收器上应用过采样(oversampling)。
8 选择CPRI 9.8 Gbps Auto/Manual Mode ( Intel® Arria® 10 only)。然后将数据速率从9830.4 Mbps更改为6144 Mbps。