用于 PCIe* 解决方案的 Intel® Stratix® 10 Avalon® -ST和Single Root I/O Virtualization (SR-IOV)接口用户指南

ID 683111
日期 12/06/2017
Public
文档目录

10.2.1.4.3. 寄存器地址映射

运行时link_insp_test_suite.tclltssm_state_monitor.tcl中定义的基地址。
表 92.   PCIe* Link Inspector和LTSSM Monitor寄存器地址

基地址

功能块

访问权限
0x00000 fPLL RW
0x10000 ATX PLL RW
0x20000 LTSSM Monitor RW
0x40000 Native PHY Channel 0 RW
0x42000 Native PHY Channel 1 RW
0x44000 Native PHY Channel 2 RW
0x46000 Native PHY Channel 3 RW
0x48000 Native PHY Channel 4 RW
0x4A000 Native PHY Channel 5 RW
0x4C000 Native PHY Channel 6 RW
0x4E000 Native PHY Channel7 RW
0x50000 Native PHY Channel 8 RW
0x52000 Native PHY Channel 9 RW
0x54000 Native PHY Channel 10 RW
0x56000 Native PHY Channel 11 RW
0x58000 Native PHY Channel 12 RW
0x5A000 Native PHY Channel 13 RW
0x5C000 Native PHY Channel 14  
0x5E000 Native PHY Channel 15 RW
0x80000 PCIe* Configuration Space RW