Hardware Design Flow for an Arm*-based Intel® SoC FPGA (OSOC1000)

40 Minutes Online Course

Course Description

This course is intended for hardware and firmware engineers and examines the hardware design flow required to implement an Intel® SoC FPGA with the ARM*-based HPS as an FPGA Component IP. This course discusses the tools and methodology necessary to design and verify your system. You will gain an understanding of exactly what’s required to implement a good system with Intel SoC FPGAs.

*HPS = hard processor system

At Course Completion

You will be able to:

  • Create an Intel SoC FPGA system using the Intel Quartus® Prime software and Platform Designer system integration tool
  • Understand the necessary steps to create a custom component that interacts with the HPS as an FPGA Component IP
  • Run a functional simulation of your custom component or system using provided bus functional models
  • Debug using the System Console tool
  • Understand features included in Intel FPGA development tools to perform FPGA-adaptive software debug

Skills Required

  • FPGA knowledge is not required, but a plus