很抱歉，此 PDF 仅供下载
Intel® 3200 and 3210 Chipset: DatasheetIntroductionThe Intel® 3200 and 3210 Chipsets are designed for use with the Dual-Core Intel® Xeon® Processor 3000 Series and Quad-Core Intel® Xeon® Processor 3200 Series in server platforms. The chipset contains two components: 3210/3100 MCH for the host bridge and I/O Controller Hub 9 (ICH9) for the I/O subsystem. The ICH9 is the ninth generation I/O Controller Hub and provides a multitude of I/O-related functions. Figure 1 and Figure 2 show example system block diagrams for the Intel® 3200 and 3210 Chipsets.This document is the datasheet for the Intel® 3200 and 3210 Memory Controller Hub (MCH). Topics covered include: signal description, system memory map, PCI register description, a description of the MCH interfaces and major functional units, electrical characteristics, ballout definitions, and package characteristics.MCH OverviewThe role of a MCH in a system is to manage the flow of information between its four interfaces: the processor interface, the system memory interface, the PCI Express* interface, and the I/O Controller through DMI interface. This includes arbitrating between the four interfaces when each initiates transactions. It supports one or two channels of DDR2 SDRAM. It also supports the PCI Express-based external device attach. The Intel 3200/3210 Chipset platform supports the ninth generation Intel® I/O Controller Hub ICH9 (Intel ICH9) to provide I/O-related features.Read the full Intel® 3200 and 3210 Chipset Datasheet.
下载 PDF 文档
For data center servers or cloud, new Intel® Xeon® processors combine flexibility with efficiency.
英特尔® 集成 I/O 将 I/O 控制器整合到处理器上以减少延迟。
Intel® Xeon® processors and Intel® SSDs boost performance, enhancing AutoCAD* 2013’s new workflow.
Claude Lorenson 谈从运行在英特尔® 至强™ 处理器之上的 SQL Server 2008 R2* 获得的优势。
SciNet 数据中心： 大型、节能，拥有 30,000 个英特尔® 至强™ 处理器 5500 系列内核。